Wolfspeed, Inc.
GROUP III-NITRIDE HIGH-ELECTRON MOBILITY TRANSISTORS WITH GATE CONNECTED BURIED P-TYPE LAYERS AND PROCESS FOR MAKING THE SAME

Last updated:

Abstract:

An apparatus to address gate lag effect and/or other negative performance includes a substrate; a group III-Nitride buffer layer on the substrate; a group III-Nitride barrier layer on the group III-Nitride buffer layer, the group III-Nitride barrier layer may include a higher bandgap than a bandgap of the group III-Nitride buffer layer; a source electrically coupled to the group III-Nitride barrier layer; a gate electrically coupled to the group III-Nitride barrier layer; a drain electrically coupled to the group III-Nitride barrier layer; and a p-region being arranged at least in the substrate. In particular, the p-region extends toward a source side of the substrate; and the p-region extends toward a drain side of the substrate.

Status:
Application
Type:

Utility

Filling date:

10 Feb 2021

Issue date:

3 Jun 2021