Microchip Technology Incorporated
Split-Gate Flash Memory Cell With Improved Read Performance

Last updated:

Abstract:

Embodiments of the present disclosure provide systems and methods for improving the read window in a split-gate flash memory cell, e.g., by biasing the control gate terminal with a non-zero (positive or negative) voltage during cell read operations to improve or control the erased state read performance or the programmed state read performance of the cell. A method of operating a split-gate flash memory cell may include performing program operations, performing erase operations, and performing read operations in the cell, wherein each read operation includes applying a first non-zero voltage to the word line, applying a second non-zero voltage to the bit line, and applying a third non-zero voltage V.sub.CGR to the control gate.

Status:
Application
Type:

Utility

Filling date:

20 Jun 2018

Issue date:

26 Dec 2019