Xilinx, Inc.
Selectively disconnecting a memory cell from a power supply

Last updated:

Abstract:

Embodiments herein describe a memory cell (e.g., a SRAM memory cell) that includes power selection logic for disconnecting storage inverters from a reference voltage source when writing data into the cell. In one embodiment, the memory cells may be disposed long distances (e.g., more than 100 microns) from the data drivers in the integrated circuit which can result in the data lines having large RC time constants. In one embodiment, disconnecting the memory cells from a power supply may counter (or mitigate) the large RC time constants of the data lines.

Status:
Grant
Type:

Utility

Filling date:

21 Mar 2018

Issue date:

18 Feb 2020