Rambus Inc.
PHASE-LOCKED LOOP WITH PHASE INFORMATION MULTIPLICATION
Last updated:
Abstract:
A phase-locked loop (PLL) includes a phase-frequency detector that compares a reference signal to a feedback signal. The difference in phase between the reference signal and the feedback signal is encoded as digital pulses on one or more outputs of the phase-frequency detector. The digital output pulses from the phase-frequency detector are duplicated and delayed multiple times in a non-overlapping manner before being input to the loop filter or voltage controlled oscillator (VCO) of the PLL.
Status:
Application
Type:
Utility
Filling date:
5 Nov 2019
Issue date:
7 May 2020