Texas Instruments Incorporated
SILICIDE-BLOCK-RING BODY LAYOUT FOR NON-INTEGRATED BODY LDMOS AND LDMOS-BASED LATERAL IGBT
Last updated:
Abstract:
An integrated circuit includes a semiconductor substrate having a doped region, e.g. a DWELL, with a first conductivity type. A source region is located within the doped region, the source region having a second opposite conductivity type. A drain region having the second conductivity type is spaced apart from the source region. A gate electrode is located between the source region and the drain region, the gate electrode partially overlapping the doped region. A body region having the first conductivity type is located within the doped region. A dielectric layer forms a closed path around the body region.
Status:
Application
Type:
Utility
Filling date:
24 Jun 2021
Issue date:
30 Dec 2021