Applied Materials, Inc.
Vertical transistor fabrication for memory applications

Last updated:

Abstract:

The present disclosure provides methods for forming a channel structure in a film stack for manufacturing three dimensional (3D) stacked memory cell semiconductor devices. In one embodiment, a memory cell device includes a film stack comprising alternating pairs of dielectric layers and conductive structures horizontally formed on a substrate, and a channel structure formed in the film stack, wherein the channel structure is filled with a channel layer and a protective blocking layer, wherein the channel layer has a gradient dopant concentration along a vertical stacking of the film stack.

Status:
Grant
Type:

Utility

Filling date:

23 Jul 2019

Issue date:

1 Mar 2022