Applied Materials, Inc.
Process to reduce plasma induced damage

Last updated:

Abstract:

Embodiments described herein provide thin film transistors (TFTs) and processes to reduce plasma induced damage in TFTs. In one embodiment, a buffer layer is disposed over a substrate and a semiconductor layer is disposed over the buffer layer. A gate dielectric layer is disposed over the semiconductor layer. The gate dielectric layer contacts the semiconductor layer at an interface. The gate electrode is disposed over the gate dielectric layer. The gate dielectric layer has a D.sub.it of about 5e.sup.10 cm.sup.-2 eV.sup.-1 to about 5e.sup.11 cm.sup.-2 eV.sup.-1 and a hysteresis of about 0.10 V to about 0.30 V improve performance capability of the TFT while having a breakdown field between about 6 MV/cm and about 10 MV/cm.

Status:
Grant
Type:

Utility

Filling date:

28 Aug 2020

Issue date:

5 Jul 2022