Cadence Design Systems, Inc.
Emulation system supporting four-state for sequential logic circuits
Last updated:
Abstract:
An emulation processor may be configured to support emulating unknown binary logic based on non-arbitrariness of the unknown binary logic. For example, an unknown binary logic signal may take the finite binary values of 0 and 1. The circuitry in the emulation processor is configured to generate and propagate outputs based on the interactions of known input binary signals with the unknown input binary signals having non-arbitrary states. The emulation processor may support the both combinational and sequential operations associated with the unknown binary logic.
Status:
Grant
Type:
Utility
Filling date:
6 Dec 2018
Issue date:
7 Dec 2021