Ciena Corporation
High resolution analog to digital converter with factoring and background clock calibration

Last updated:

Abstract:

Described are apparatus and methods for analog to digital converter (ADC) with factoring and background clock calibration. An apparatus includes an ADC configured to sample and convert differential input signals using a reference clock to obtain a defined number of samples during a first state in an acquisition clock cycle, and a finite state machine circuit configured to obtain the defined number of samples from the ADC using a clock based on the reference clock, factor the defined number of samples based on at least a common mode offset associated with the ADC, and send offset factored output to a controller.

Status:
Grant
Type:

Utility

Filling date:

22 Jan 2021

Issue date:

7 Dec 2021