General Electric Company
SYSTEMS AND METHODS FOR JUNCTION TERMINATION IN SEMICONDUCTOR DEVICES

Last updated:

Abstract:

The subject matter disclosed herein relates to semiconductor power devices and, more specifically, to junction termination designs for wide-bandgap (e.g., silicon carbide) semiconductor power devices. A disclosed semiconductor device includes a first epitaxial (epi) layer disposed on a substrate layer, wherein a termination area of the first epi layer has a minimized epi doping concentration of a first conductivity type (e.g., n-type). The device also includes a second epi layer disposed on the first epi layer, wherein a termination area of the second epi layer has the minimized epi doping concentration of the first conductivity type and includes a first plurality of floating regions of a second conductivity type (e.g., p-type) that form a first junction termination of the device.

Status:
Application
Type:

Utility

Filling date:

19 Jul 2019

Issue date:

25 Jun 2020