GSI Technology, Inc.
Concurrent multi-bit adder
Last updated:
Abstract:
A system includes an associative memory array and a concurrent adder. The memory array includes a plurality of sections, where each section includes cells arranged in rows and columns. The memory array stores bit j from a first multi-bit number and bit j from a second multi-bit number in a same column in section j. The concurrent adder performs, in parallel, multi-bit add operations of P pairs of multi-bit operands stored in columns of a memory array. Each pair of the P pairs is stored in a different column of the array and each add operation occurs in its associated different column.
Status:
Grant
Type:
Utility
Filling date:
29 Aug 2019
Issue date:
3 Nov 2020