International Business Machines Corporation
Targeted very long delay for increasing speculative execution progression

Last updated:

Abstract:

A computer-implemented method for advancing speculative execution in microarchitectures is disclosed. A non-limiting example of the computer-implemented method includes receiving, by a processor, a test scenario including a first load instruction from a first memory location flagged with a delay notification and a speculative memory access instruction from a second memory following the first load instruction. The method executes, by the processor, the first load instruction from the first memory location and delays a return of data from the first memory location for a number of processor cycles. The method executes, by the processor, the speculative storage access instruction from the second memory location during the delay in returning the data from the first memory location.

Status:
Grant
Type:

Utility

Filling date:

23 Sep 2019

Issue date:

13 Sep 2022