Intel Corporation
Low density parity check (LDPC) decoder architecture with check node storage (CNS) or bounded circulant

Last updated:

Abstract:

A low-density parity-check (LDPC) decoder has a check node storage (CNS) architecture to reduce the gate count for the decoder implementation, resulting in a lower footprint relative to traditional designs. The CNS architecture allows a controller to selectively, dynamically swap check nodes of the LDPC decoder between latching circuitry and a volatile memory. The controller can to store active check nodes in the latching circuitry and check nodes not active for a computation in the volatile memory.

Status:
Grant
Type:

Utility

Filling date:

29 Jun 2019

Issue date:

10 Aug 2021