Intel Corporation
TECHNIQUES TO REDUCE MEMORY POWER CONSUMPTION DURING A SYSTEM IDLE STATE
Last updated:
Abstract:
Examples include techniques to reduce memory power consumption during a system idle state. Cores of a single socket multi-core processor may be mapped to different virtual non-uniform memory architecture (NUMA) nodes and a dynamic random access memory (DRAM) may be partitioned into multiple segments that are capable of having self-refresh operations separately deactivated or activated. Different segments from among the multiple segments of DRAM may be mapped to the virtual NUMA nodes to allow for a mechanism to cause memory requests for pinned or locked pages of data to be directed to a given virtual NUMA node.
Status:
Application
Type:
Utility
Filling date:
25 Jun 2021
Issue date:
21 Oct 2021