Intel Corporation
Spacer-based patterning for tight-pitch and low-variability random access memory (RAM) bit cells and the resulting structures

Last updated:

Abstract:

Spacer-based patterning for tight-pitch and low-variability random access memory (RAM) bit cells, and the resulting structures, are described. In an example, a semiconductor structure includes a substrate having a top layer. An array of non-volatile random access memory (RAM) bit cells is disposed on the top layer of the substrate. The array of non-volatile RAM bit cells includes columns of non-volatile RAM bit cells along a first direction and rows of non-volatile RAM bit cells along a second direction orthogonal to the first direction. A plurality of recesses is in the top layer of the substrate, along the first direction between columns of the array of non-volatile RAM bit cells.

Status:
Grant
Type:

Utility

Filling date:

30 Sep 2016

Issue date:

30 Nov 2021