Intel Corporation
COMPUTE OPTIMIZATIONS FOR NEURAL NETWORKS

Last updated:

Abstract:

One embodiment provides for a compute apparatus comprising a decode unit to decode a single instruction into a decoded instruction that specifies multiple operands including a multi-bit input value and a ternary weight associated with a neural network and an arithmetic logic unit including a multiplier, an adder, and an accumulator register. To execute the decoded instruction, the multiplier is to perform a multiplication operation on the multi-bit input based on the ternary weight to generate an intermediate product and the adder is to add the intermediate product to a value stored in the accumulator register and update the value stored in the accumulator register.

Status:
Application
Type:

Utility

Filling date:

26 Jul 2021

Issue date:

2 Dec 2021