Intel Corporation
Test architecture for die to die interconnect for three dimensional integrated circuits

Last updated:

Abstract:

A die-to-die repeater circuit includes a transmit circuit coupled to a die-to-die interconnect, the transmit circuit including at least one flip flop to function as a part of a linear feedback shift register (LFSR) to transmit a value across the die-to-die interconnect for design for test (DFT) to check proper operation of the die-to-die interconnect, and a receive circuit coupled to the die-to-die interconnect, the receive circuit including at least one flip flop to function as part of a multiple input shift register (MISR).

Status:
Grant
Type:

Utility

Filling date:

27 Sep 2017

Issue date:

22 Feb 2022