Intel Corporation
INTERCONNECT STRUCTURES WITH AREA SELECTIVE ADHESION OR BARRIER MATERIALS FOR LOW RESISTANCE VIAS IN INTEGRATED CIRCUITS

Last updated:

Abstract:

Integrated circuit interconnect structures including an interconnect metallization feature with a liner material of a greater thickness between a fill metal and dielectric material, and of a lesser thickness between the fill metal and a lower-level interconnect metallization feature. The liner material may be substantially absent from an interface between the fill metal and the lower-level interconnect metallization feature. Liner material of reduced thickness at a bottom of the via may reduce via resistance and/or facilitate the use of a highly resistive liner material that may enhance the scalability of interconnect structures. In some embodiments, liner material is deposited upon dielectric surfaces with an area selective atomic layer deposition process. For single damascene implementations, both a via and a metal line may include a selectively deposited liner material.

Status:
Application
Type:

Utility

Filling date:

2 Nov 2020

Issue date:

5 May 2022