Intel Corporation
Method and apparatus for efficient binary and ternary support in fused multiply-add (FMA) circuits

Last updated:

Abstract:

An apparatus and method for efficiently performing a multiply add or multiply accumulate operation. For example, one embodiment of a processor comprises: a decoder to decode an instruction specifying an operation, the instruction comprising a first operand identifying a multiplier and a second operand identifying a multiplicand; and fused multiply-add (FMA) execution circuitry comprising first multiplication circuitry to perform a multiplication using the multiplicand and multiplier to generate a result for multipliers and multiplicands falling within a first precision range, and second multiplication circuitry to be used instead of the first multiplication circuitry for multipliers and multiplicands falling within a second precision range.

Status:
Grant
Type:

Utility

Filling date:

1 Jul 2020

Issue date:

21 Jun 2022