Intel Corporation
Low latency post-quantum signature verification for fast secure-boot

Last updated:

Abstract:

In one example an apparatus comprises a computer readable memory, an XMSS verification manager logic to manage XMSS verification functions, a one-time signature and public key generator logic, a chain function logic to implement chain function algorithms, a low latency SHA3 hardware engine, and a register bank communicatively coupled to the XMSS verification manager logic. Other examples may be described.

Status:
Grant
Type:

Utility

Filling date:

28 Jun 2019

Issue date:

2 Aug 2022