Intel Corporation
Hardened plug for improved shorting margin

Last updated:

Abstract:

In an example, there is disclosed an integrated circuit, having: a first layer having a dielectric, a first conductive interconnect and a second conductive interconnect; a second layer having a third conductive interconnect; a conductive via between the first layer and the second layer to electrically couple the second conductive interconnect to the third conductive interconnect; and an etch-resistant plug disposed vertically between the first layer and second layer and disposed to prevent the via from electrically shorting to the first conductive interconnect.

Status:
Grant
Type:

Utility

Filling date:

31 Dec 2016

Issue date:

1 Jun 2021