Intel Corporation
System, Apparatus And Method For Loose Lock-Step Redundancy Power Management

Last updated:

Abstract:

In one embodiment, a processor includes a plurality of cores, at least two of which may execute redundantly, a configuration register to store a first synchronization domain indicator to indicate that a first core and a second core are associated with a first synchronization domain, and a power controller having a synchronization circuit to cause a dynamic adjustment to a frequency of at least one of the first and second cores to cause these cores to operate at a common frequency, based at least in part on the first synchronization domain indicator. Other embodiments are described and claimed.

Status:
Application
Type:

Utility

Filling date:

24 Mar 2021

Issue date:

8 Jul 2021