Intel Corporation
LOW POWER FLIP-FLOP WITH REDUCED PARASITIC CAPACITANCE

Last updated:

Abstract:

A parasitic-aware single-edge triggered flip-flop reduces clock power through layout optimization, enabled through process-circuit co-optimization. The static pass-gate master-slave flip-flop utilizes novel layout optimization enabling significant power reduction. The layout removes the clock poly over notches in the diffusion area. Poly lines implement clock nodes. The poly lines are aligned between n-type and p-type active regions.

Status:
Application
Type:

Utility

Filling date:

26 Dec 2019

Issue date:

1 Jul 2021