Micron Technology, Inc.
Management of programming mode transitions to accommodate a constant size of data transfer between a host system and a memory sub-system

Last updated:

Abstract:

A memory sub-system configured to manage programming mode transitions to accommodate a constant size of data transfer between a host system and a memory sub-system. The memory sub-system counts single-page transitions of atomic programming modes performed within a memory sub-system and determines whether or not to allow any two-page transition of atomic programming modes based on whether an odd or even number of the single-page transitions have been counted. When an odd number of the transitions have been counted, no two-page transition is allowed; otherwise, one or more two-page transitions are allowable. A next transition of atomic programming modes is selected based on the determining of whether or not to allow any two-page transitions.

Status:
Grant
Type:

Utility

Filling date:

26 May 2020

Issue date:

5 Apr 2022