Micron Technology, Inc.
PASSIVE COMPENSATION FOR ELECTRICAL DISTANCE

Last updated:

Abstract:

An architecture of the memory device may leverage a transmission path resistance compensation scheme for memory cells to reduce the effect of parasitic loads in accessing a memory cell. A memory cell of such a memory device may experience a total resistance including a transmission path resistance associated with the respective access lines of the memory cell and an added compensatory resistance. The foregoing memory device may leverage a spike mitigation scheme to mitigate the harmful effect of a voltage and/or rush current to the near memory cells of the memory device. In addition, spike mitigation circuitry may include coupling a resistor on access lines near the respective decoders. Further, spike mitigation circuitry may include coupling a resistor between the decoders.

Status:
Application
Type:

Utility

Filling date:

13 Dec 2021

Issue date:

31 Mar 2022