QUALCOMM Incorporated
System and method for adjusting clock-data timing in a multi-lane data communication link

Last updated:

Abstract:

Clock-data timing in a multi-lane serial data communication link may be adjusted to compensate for drift. A reference lane may be selected and periodically trained to adjust clock-data timing. In response to initiation of a first lane transitioning from an active state to an inactive state, first information representing the clock-data timing of the reference lane at the time that transition is initiated may be determined. Then, in response to initiation of the first lane transitioning back from the inactive state to the active state, second information representing the clock-data timing of the reference lane at the time that transition is initiated may be determined. The clock-data timing of the first lane may be adjusted based on the first information and the second information.

Status:
Grant
Type:

Utility

Filling date:

4 Mar 2020

Issue date:

7 Sep 2021