Rambus Inc.
Methods and circuits for asymmetric distribution of channel equalization between devices

Last updated:

Abstract:

A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.

Status:
Grant
Type:

Utility

Filling date:

28 May 2020

Issue date:

7 Sep 2021