Synopsys, Inc.
ENDPOINT PATH MARGIN BASED INTEGRATED CIRCUIT DESIGN USING SUB-CRITICAL TIMING PATHS

Last updated:

Abstract:

Techniques for integrated circuit (IC) design are disclosed. A path margin is determined for an endpoint of a plurality of timing paths for an IC design. This includes identifying a sub-critical path, among the plurality of timing paths, where the sub-critical path has more slack than a critical path relating to the endpoint. The path margin is generated based on a first slack associated with the sub-critical path. A second slack, relating to at least one of the plurality of timing paths, is modified from a first value to a second value, based on the path margin. A design metric relating to the IC design is updated based on the modified second slack. The IC design is configured to be used to fabricate an IC.

Status:
Application
Type:

Utility

Filling date:

18 Sep 2021

Issue date:

24 Mar 2022