Synopsys, Inc.
Per-shift X-tolerant logic built-in self-test

Last updated:

Abstract:

A circuit is described that can include: a first register to store a first value that specifies a first subset of a set of scan chains, wherein the first subset of the set of scan chains includes scan cells that are desired to be masked; a second register to store a second value that specifies, in each shift cycle, a second subset of the set of scan chains, wherein the second subset of the set of scan chains includes scan cells that are desired to be masked; and a masking circuit to mask, in each shift cycle, scan cells in a third subset of the set of scan chains that is an intersection of the first subset of the set of scan chains and the second subset of the set of scan chains.

Status:
Grant
Type:

Utility

Filling date:

19 Jun 2020

Issue date:

23 Aug 2022