Taiwan Semiconductor Manufacturing Company Limited
FERROELECTRIC MEMORY DEVICE USING BACK-END-OF-LINE (BEOL) THIN FILM ACCESS TRANSISTORS AND METHODS FOR FORMING THE SAME

Last updated:

Abstract:

A planar insulating spacer layer can be formed over a substrate, and a combination of a semiconducting material layer, a thin film transistor (TFT) gate dielectric layer, and a gate electrode can be formed over the planar insulating spacer layer. A dielectric matrix layer is formed thereabove. A source-side via cavity and a drain-side via cavity can be formed through the dielectric matrix layer over end portions of the semiconducting material layer. Mechanical stress can be generated between the end portions of the semiconducting material layer by changing a lattice constant of end portions of the semiconducting material layer. The mechanical stress can enhance the mobility of charge carriers in a channel portion of the semiconducting material layer.

Status:
Application
Type:

Utility

Filling date:

7 Jul 2021

Issue date:

24 Mar 2022