Taiwan Semiconductor Manufacturing Company Limited
MEMORY REPAIR USING OPTIMIZED REDUNDANCY UTILIZATION

Last updated:

Abstract:

A semiconductor device is provided, which contains a memory bank including M primary word lines and R replacement word lines, a row/column decoder, and an array of redundancy fuse elements. A sorted primary failed bit count list is generated in a descending order for the bit fail counts per word line. A sorted replacement failed bit count list is generated in an ascending order of the M primary word lines in an ascending order. The primary word lines are replaced with the replacement word lines from top to bottom on the lists until a primary failed bit count equals a replacement failed bit count or until all of the replacement word lines are used up. Optionally, the sorted primary failed bit count list may be re-sorted in an ascending or descending order of the word line address prior to the replacement process.

Status:
Application
Type:

Utility

Filling date:

24 Jun 2021

Issue date:

14 Jul 2022