Xilinx, Inc.
Technique to improve bandwidth and high frequency return loss for push-pull buffer architecture

Last updated:

Abstract:

Apparatus and associated methods relate to an input buffer having a source follower connected in series with a push-pull driver to generate a shield reference node that provides conductive traces extending from the shield reference node and disposed between gate traces of the input buffer and a corresponding nearest reference potential node. In an illustrative example, the push-pull driver and the source follower may be capacitively coupled, via the gate traces, to receive an input signal from an input node. In some examples, the shield reference node may also include conductive traces disposed between the input node and/or the gate traces and a corresponding nearest reference potential node such that parts of parasitic capacitances in the input buffer may be shielded. Accordingly, the bandwidth of the input buffer may be advantageously improved. The high frequency return loss (S.sub.11) may also be improved accordingly.

Status:
Grant
Type:

Utility

Filling date:

2 Jan 2020

Issue date:

7 Dec 2021