Onto Innovation Inc.
SYSTEM AND METHOD FOR CORRECTING OVERLAY ERRORS IN A LITHOGRAPHIC PROCESS

Last updated:

Abstract:

As feature sizes of semiconductor chips shrink there is a need for tighter overlay between layers in a lithography process. This means more advanced and larger overlay corrections may be necessary to ensure that die are properly manufactured into chips, especially in reconstituted substrates where the die can shift in the process of creating the substrate. Systems and methods for correcting these overlay errors in a lithographic process are provided. Additional rotation (theta) and projected image size (mag) corrections can be made to correct overlay errors present in reconstituted substrates by adjusting the stage and the reticle. Furthermore, these adjustments can be made allowing site-by-site or zone-by-zone corrections instead of a one-time adjustment of the reticle chuck as has been done in the past. These corrections can alleviate some of the issues associated with fan-out wafer-level packaging (FOWLP) and fan-out panel-level packaging (FOPLP).

Status:
Application
Type:

Utility

Filling date:

19 Feb 2021

Issue date:

26 Aug 2021